## CO-Quiz 4 of 5

| Total questions : 10  Marks : 10  Time : 10 minutes                                                                |
|--------------------------------------------------------------------------------------------------------------------|
| Your email address (u19cs012@coed.svnit.ac.in) will be recorded when you submit this form. Not you? Switch account |
| * Required                                                                                                         |
| In which addressing mode the operand is given explicitly in the instruction *                                      |
| None of these                                                                                                      |
| Immediate                                                                                                          |
| O Direct                                                                                                           |
| Register                                                                                                           |
|                                                                                                                    |
| When a subroutine is called, the address of the instruction *                                                      |
| o following the CALL instructions stored in the stack.                                                             |
| following the CALL instructions stored in the PC.                                                                  |
| of the called subroutine is stored in the stack.                                                                   |

which is currently executing is stored in the stack.

| The instruction(s) which depend/s on the sign extend unit for their correct operation are*             |
|--------------------------------------------------------------------------------------------------------|
| <b>✓</b> beq                                                                                           |
| ✓ j                                                                                                    |
| ✓ sw                                                                                                   |
| ✓ Iw                                                                                                   |
| none of these                                                                                          |
| Given memory address accesses the multiple words then the memory organization is known as *            |
| one of these                                                                                           |
| bytes addressing                                                                                       |
| word addressing                                                                                        |
| o bits addressing                                                                                      |
| In a multi cycle processor, using because fetching the instruction and loading the data can occur in * |
| one memory is possible, two different cycles                                                           |
| one memory is not possible, one single cycle                                                           |
| one of these                                                                                           |
| oboth of these                                                                                         |

| The instruction format that has an advantage of short programs when evaluating arithmetic expressions is * |
|------------------------------------------------------------------------------------------------------------|
| One address                                                                                                |
| O Zero address                                                                                             |
| Two address                                                                                                |
| Three address                                                                                              |
|                                                                                                            |
| An M-bit processor has *                                                                                   |
| O Both of these                                                                                            |
| M-bit Program Counter                                                                                      |
| None of these                                                                                              |
| M-bit Instruction Register                                                                                 |
|                                                                                                            |
| Branch instructions on MIPS can only jump backward and forward instructions. *                             |
| 32766, 32767                                                                                               |
| 32768, 32769                                                                                               |
| 32768, 32767                                                                                               |
| 32767, 32768                                                                                               |
|                                                                                                            |

| The addressing mode techniques help *                               |
|---------------------------------------------------------------------|
| None of these                                                       |
| to reduce number of bits in the field of instruction                |
| Both of these                                                       |
| o to specify the rule to interpret address field of the instruction |
|                                                                     |
| In RISC machines, the memory access instructions are *              |
| O PUSH and POP                                                      |
| o none of these                                                     |
| LW and SW                                                           |
| CALL and JR                                                         |
|                                                                     |

## Submit

This form was created inside of Sardar Vallabhbhai National Institute of Technology, Surat. Report Abuse

Google Forms